HW-2021-J-06 – Senior RTL Designer

Kalray (Euronext Growth Paris – FR0010722819 – ALKAL) is a fabless semiconductor company, pioneer in a new generation of processors for intelligent systems. MPPA® Intelligent processors are able to capture and analyze on the fly massive data flows, close to where they are generated, and interact in real time with the outside world. These processors are capable of running demanding AI algorithms and simultaneously a wide set of different processing and control tasks such as mathematical algorithms, signal processing, network or storage software stacks. Kalray’s Intelligent Processors can be deployed in fast-growing sectors of Edge Computing and AI: Modern data centers, networks (5G), autonomous vehicles, healthcare equipment, industry 4.0, drones and robots… Kalray’s offering includes processors, system boards and a software suite, for a broad spectrum of customers such as data storage systems and compute server manufacturers, intelligent system integrators and consumer product manufacturers such as car makers. Founded in 2008 as a spin-off of CEA French lab, Kalray counts among its investors: Alliance Venture (Renault-Nissan-Mitsubishi), Safran, NXP Semiconductors, CEA and Bpifrance.

To support our growth, we are recruiting a Senior RTL Designer for our Hardware Team.

POSITION

You will be part of the Hardware team, who is in charge of the full development of the new generation of our high performance processors in very advanced technology nodes. You role will encompass the specification, the micro architecture, the design, the synthesis and the pre & post Tape Out validation.  You will interact with many teams including Business Units, Verification, BackEnd, Board and SW teams.

You are passionate about hardware digital design and how to turn customer and application requirements into a chip.

CANDIDATE

Experience

  • 10+ years of experience in ASIC digital RTL for commercial products
  • 1GHz+ ASIC architecture and design would be a plus

Skills

  • Digital RTL design (VHDL / Verilog)
  • Third party IP integration into a SoC
  • Familiar with Clock and reset scheme, Synthesis Flow and SDC constraints, formal proof Flow, CDC structures
  • Knowledge of high speed interfaces (PCIe, Ethernet, DDR,…) would be a plus
  • Knowledge of NOC sizing would be a plus
  • Fluent in technical English
  • Good communication / reporting skills
  • Capable of managing a small team (contractors, partners, junior people)

Profile

  • Rigorous, Autonomous
  • Strong technical lead
  • Highly Responsive


Starting date: As soon as possible

Type of contract: Permanent / full-time

Location: Montbonnot (Grenoble area – France) or Sophia Antipolis (Canne / Nice area – France)



  • Apply for this Position *

Read about Kalray’s privacy policy and personal data protection here.